Differences between revisions 5 and 14 (spanning 9 versions)
Revision 5 as of 2012-05-23 17:22:59
Size: 1977
Editor: AndreDeHon
Comment: linking more attachments
Revision 14 as of 2012-05-23 18:17:11
Size: 2396
Editor: AndreDeHon
Comment: adding ACM DL link and conf. page link
Deletions are marked like this. Additions are marked like this.
Line 5: Line 5:
These are slides from talks given at the 2012 ISFPGA Conference. These are slides from talks given at the 2012 [[http://www.isfpga.org|ISFPGA Conference]].
Line 14: Line 14:
 * A Performance and Energy Comparison of FPGAs, GPUs, and Multicores for Sliding-Window Applications
 * A Configurable Architecture to Limit Wakeup Current in Dynamically-Controlled Power-Gated FPGAs
 * A Mixed Precision Monte Carlo Methodology for Reconfigurable Accelerator Systems
 * Intra-Masking Dual-Rail Memory on LUT Implementation for Tamper Resistant AES on FPGA
 * Compiling Brainiac network processors from C
 * Octavo: an FPGA-Centric Processor Family
 * A cycle-accurate, cycle-reproducible multi-FPGA system for accelerating multi-core processor simulation
 * Reducing the Cost of Floating-Point Mantissa Alignment and Normalization in FPGAs
 * Rethinking FPGAs: Elude LUT Flexibility Excess with And-Inverter Cones
 * Limit Study of Energy & Delay Benefits of Component-Specific Routing
 * Securing Netlist-Level FPGA Design through Exploiting Process Variation and Degradation
 * CONNECT: Re-Examining Conventional Wisdom for Designing NoCs in the Context of FPGAs
 * Saturating the Transceiver Bandwidth: Switch Fabric Design on FPGAs
 * [[attachment:130.pdf|A Performance and Energy Comparison of FPGAs, GPUs, and Multicores for Sliding-Window Applications]]
 * [[attachment:133.pdf|A Configurable Architecture to Limit Wakeup Current in Dynamically-Controlled Power-Gated FPGAs]]
 * [[attachment:140.pdf|A Mixed Precision Monte Carlo Methodology for Reconfigurable Accelerator Systems]]
 * [[attachment:146.pdf|Intra-Masking Dual-Rail Memory on LUT Implementation for Tamper Resistant AES on FPGA]]
 * [[attachment:153.pdf|Compiling High Throughput Network Processors]]
 * [[attachment:157.pdf|Octavo: an FPGA-Centric Processor Family]]
 * [[attachment:158.pdf|A cycle-accurate, cycle-reproducible multi-FPGA system for accelerating multi-core processor simulation]]
 * [[attachment:159.pdf|Reducing the Cost of Floating-Point Mantissa Alignment and Normalization in FPGAs]]
 * [[attachment:169.pdf|Rethinking FPGAs: Elude LUT Flexibility Excess with And-Inverter Cones]] ('''Best Paper''')
 * [[attachment:174.pdf|Limit Study of Energy & Delay Benefits of Component-Specific Routing]]
 * [[attachment:178.pdf|Securing Netlist-Level FPGA Design through Exploiting Process Variation and Degradation]]
 * [[attachment:181.pdf|CONNECT: Re-Examining Conventional Wisdom for Designing NoCs in the Context of FPGAs]]
 * [[attachment:187.pdf|Saturating the Transceiver Bandwidth: Switch Fabric Design on FPGAs]]
Line 30: Line 30:
  For full papers, see the ACM Digital Library. (''TODO add link'')   For full papers, see the ACM Digital Library [[http://dl.acm.org/citation.cfm?id=2145694&CFID=104851910&CFTOKEN=45296310|page for FPGA2012]].

2012 International Symposium on Field-Programmable Gate Arrays

Talk Slides

These are slides from talks given at the 2012 ISFPGA Conference.

Papers

FPGA2012 (last edited 2012-05-23 18:17:11 by AndreDeHon)